## 0907333 Embedded Systems (Fall 2011) **Midterm Exam** رقم الشعبة: رقم التسجيل: Key الإسم: Instructions: Time 90 minutes. Closed books and notes. No calculators or mobile phones. No questions are allowed. Show your work clearly. All numbers are in hexadecimal unless otherwise specified. **Q1.** (6 marks) a) If you are given two PIC microcontrollers; namely, 16F84A and 16F877A, then what can you tell about the general similarities and differences between these two chips? They have the same core (CPU) 0.5 mark They differ in memory size and peripherals 0.5 mark b) Explain in few words the purpose of the address 0x0004 in the program memory of the PIC 16 series microcontrollers. This address is the interrupt vector. It is the address where interrupt service routines should start. c) What do you understand when we say that the PIC 16 series microcontrollers are 8-bit microcontrollers? The ALU is 8 bits. d) In PIC16 series, explain why there is no single instruction that can perform addition between two memory locations in one step. Since the working register is hard-wired as one of the ALU inputs. e) For the following circuit, what is the purpose of RC circuit that is connected to the RESET input of the microcontroller? This configuration for the Reset input is required with slow power supplies (< 0.05 V/ms) to extend the reset period to assure proper operating conditions before program execution starts. V<sub>DD</sub> R Reset f) What is the effect of executing the following instructions? b'11110000' movlw movwf trisb These instructions configure the lower 4 pins of PORTB as outputs and the remaining pins as inputs

**Q2.** The following figure shows part of the PIC1684A internal architecture. Study the figure and answer the following questions.

(4 marks)



|               | The stack memory is used to store the program counter (address of next instruction) when interrupts occur or subroutines are called. |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------|
| b)            | What is the size of each memory location in the Program Memory? Can you tell why?                                                    |
|               | 14 bits, since the PIC 16 instructions are 14 bits.                                                                                  |
| c)            | What is the purpose of the 1-bit dashed wire?                                                                                        |
|               | It is the RP0 bit which is used for bank selection in direct addressing.                                                             |
| d)            | Explain why the Program Counter is connected to the Data Bus?                                                                        |
|               | PCL, F                                                                                                                               |
| Q3. W         | hat happens inside the microcontroller hardware when the instruction $call 34$ is executed?                                          |
| of the s      | (1 mark)<br>The program counter content is pushed to stack and then it is loaded with 34 to start the execution<br>subroutine.       |
| <b>Q4.</b> As | sume that the following code has just been executed.                                                                                 |
|               | (2 marks)                                                                                                                            |
|               | movlw 2f                                                                                                                             |
| a)            | Specify the condition of the following three status flags: 0.5 mark each                                                             |
| ,             | C: 0 DC: 1 Z: 0                                                                                                                      |

b) The binary content of the working register is \_\_\_\_10000100\_\_\_\_\_



**Q8.** Write the initialization code needed for the PIC 16F84A to set Timer TMR0 (at address 01h) to generate an interrupt after 20 external pulses. The Registers INTCON (at address 0bh) and OPTION\_REG (at address 81h) are shown below. You need to write the code needed to initialize the three registers properly.

(5 marks)

| R/W-0   | R/W-0                                                                                                                                      | R/W-0                                                                       | R/W-0                                                                     | R/W-0 | R/W-0 | R/W-0 | R/W-x   |         |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------|-------|-------|-------|---------|---------|--|--|--|
| GIE     | EEIE                                                                                                                                       | TOIE                                                                        | INTE                                                                      | RBIE  | TOIF  | INTF  | RBIF    |         |  |  |  |
| bit 7   |                                                                                                                                            | ·                                                                           |                                                                           |       | •     |       | bit 0   |         |  |  |  |
|         |                                                                                                                                            |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
|         | R/W-1                                                                                                                                      | R/W-1                                                                       | R/W-1                                                                     | R/W-1 | R/W-1 | R/W-1 | R/W-    | 1 R/W-1 |  |  |  |
|         | RBPU                                                                                                                                       | INTEDG                                                                      | TOCS                                                                      | TOSE  | PSA   | PS2   | PS2 PS1 |         |  |  |  |
|         | bit 7 bit 0                                                                                                                                |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
| bit 7   | <b>RBPU:</b> PORTB Pull-up Enable bit<br>1 = PORTB pull-ups are disabled<br>0 = PORTB pull-ups are enabled by individual port latch values |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
| bit 6   | INTEDG: Interrupt Edge Select bit                                                                                                          |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
|         | 1 = Interrupt on rising edge of RB0/INT pin<br>0 = Interrupt on falling edge of RB0/INT pin                                                |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
| bit 5   | TOCS: TMR0 Clock Source Select bit                                                                                                         |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
|         | 1 = Transition on RA4/T0CKI pin<br>0 = Internal instruction cycle clock (CLKOUT)                                                           |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
| bit 4   | T0SE: TMR0 Source Edge Select bit                                                                                                          |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
|         | 1 = Increment on high-to-low transition on RA4/T0CKI pin<br>0 = Increment on low-to-high transition on RA4/T0CKI pin                       |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
| bit 3   | PSA: Prescaler Assignment bit                                                                                                              |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
|         | <ul> <li>1 = Prescaler is assigned to the WDT</li> <li>0 = Prescaler is assigned to the Timer0 module</li> </ul>                           |                                                                             |                                                                           |       |       |       |         |         |  |  |  |
| bit 2-0 | PS2:PS0                                                                                                                                    | : Prescaler F                                                               | Rate Select b                                                             | oits  |       |       |         |         |  |  |  |
|         | Bit Value                                                                                                                                  | TMR0 Rat                                                                    | e WDT Rate                                                                | e     |       |       |         |         |  |  |  |
|         | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111                                                                                       | 1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 128<br>1 : 256 | 1 : 1<br>1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 128 |       |       |       |         |         |  |  |  |

## **One possible soultion**

TMR0 = 256 - 20 = 236 (to overflow after 20 pulses) 1 mark OPTION\_REG = B'xx1x 1xxx' (select external clock and assign prescaler to WDT) 1 mark INTCON = B'1x1x00xx' (GIE =1, TOIE = 1, TOIF = 0) (1 mark)

| movlw D'236'     |          |
|------------------|----------|
| movwf TMR0       | 0.5 mark |
| bsf STATUS, RP0  | 0.5 mark |
| movlw 0x28       |          |
| movwf OPTION_REG | 0.5 mark |
| bsf INTCON, TOIE |          |
| bsf INTCON, GIE  | 0.5 mark |

**Q9.** For the following ping-pong circuit, complete the program below to achieve the function summarized in the table shown to the right.

(5 marks)

| 100n<br>2 × AAA<br>'Out of play'                 | 10k<br>10k<br>(B00 kHz nom.)<br>100p<br>100p<br>560R<br>560R<br>560R<br>560R<br>560R                                                                                                                                                                                                                                                                                                   | RightbuttonReleased                                      | Left<br>button<br>Released                                                   | LEDs turned<br>on<br>All off               |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------|
| Left                                             | RA3 RA0<br>RA4 OS1<br>CLR OS2<br>VSS VDD<br>RB0 RB7<br>RB7<br>RB7<br>RB7<br>RB7<br>RB7<br>RB7<br>RB7<br>RB7<br>RB7                                                                                                                                                                                                                                                                     | Pushed                                                   | Released                                                                     | Lower 4<br>LEDs<br>connected to<br>RB7:RB4 |
|                                                  | RB1 RB6<br>RB2 RB5<br>RB3 RB4<br>16LF84A<br>560R<br>560R<br>560R<br>560R<br>560R<br>560R<br>3mm lo-current                                                                                                                                                                                                                                                                             | Pushed                                                   | Pushed                                                                       | Lower 8                                    |
| <pre>status porta trisa portb trisb temp ;</pre> | equ 03<br>equ 05<br>equ 05<br>equ 06<br>equ 06<br>equ 20<br>org 00                                                                                                                                                                                                                                                                                                                     | Other sol     Grading     1) Cl     0.'     2) Ot     is | utions possible<br>necking each ca<br>75 mark<br>utput correct v<br>0.5 mark | ase is alues                               |
| start                                            | <pre>bsf status,5<br/>movlw B'00011000'<br/>movwf trisa<br/>movlw 00<br/>movwf trisb<br/>bcf status,5<br/>movlw B'00011000'<br/>andwf porta,w ; mask RA<br/>movwf temp<br/>movlw B'00011000' ; case 1<br/>subwf temp, w<br/>btfsc status, z ;<br/>goto case1<br/>movlw B'00010000' ; case 2<br/>subwf temp, w<br/>btfsc status, z ;<br/>goto case2<br/>movlw B'0001000' ; case 3</pre> | 4 and RA3                                                |                                                                              |                                            |
|                                                  | <pre>subwf temp, w btfsc status, z ; goto case3</pre>                                                                                                                                                                                                                                                                                                                                  |                                                          |                                                                              |                                            |

|       | <pre>movlw 0xff movwf portb clrf porta goto repeat</pre>     | ; case 4 |  |
|-------|--------------------------------------------------------------|----------|--|
| case1 | clrf portb<br>clrf porta<br>goto repeat                      |          |  |
| case2 | movlw 0x0f<br>movwf portb<br>goto repeat                     |          |  |
| case3 | <pre>movlw 0xf0 movwf portb clrf porta goto repeat end</pre> |          |  |

| TABLE 7-2: PICTOCXXX INSTRUCTION SET | TABLE 7-2: | PIC16CXXX INSTRUCTION SET |
|--------------------------------------|------------|---------------------------|
|--------------------------------------|------------|---------------------------|

| Mnemonic,<br>Operands                  |      | Description                  | Cualaa  | 14-Bit Opcode |       |      |      | Status   | Notos |
|----------------------------------------|------|------------------------------|---------|---------------|-------|------|------|----------|-------|
|                                        |      |                              | Cycles  | MSb           |       |      | LSb  | Affected | Notes |
| BYTE-ORIENTED FILE REGISTER OPERATIONS |      |                              |         |               |       |      |      |          |       |
| ADDWF                                  | f, d | Add W and f                  | 1       | 00            | 0111  | dfff | ffff | C,DC,Z   | 1,2   |
| ANDWF                                  | f, d | AND W with f                 | 1       | 00            | 0101  | dfff | ffff | Z        | 1,2   |
| CLRF                                   | f    | Clear f                      | 1       | 00            | 0001  | lfff | ffff | Z        | 2     |
| CLRW                                   | -    | Clear W                      | 1       | 00            | 0001  | 0xxx | xxxx | Z        |       |
| COMF                                   | f, d | Complement f                 | 1       | 00            | 1001  | dfff | ffff | Z        | 1,2   |
| DECF                                   | f, d | Decrement f                  | 1       | 00            | 0011  | dfff | ffff | Z        | 1,2   |
| DECFSZ                                 | f, d | Decrement f, Skip if 0       | 1 (2)   | 00            | 1011  | dfff | ffff |          | 1,2,3 |
| INCF                                   | f, d | Increment f                  | 1       | 00            | 1010  | dfff | ffff | Z        | 1,2   |
| INCFSZ                                 | f, d | Increment f, Skip if 0       | 1 (2)   | 00            | 1111  | dfff | ffff |          | 1,2,3 |
| IORWF                                  | f, d | Inclusive OR W with f        | 1       | 00            | 0100  | dfff | ffff | Z        | 1,2   |
| MOVF                                   | f, d | Move f                       | 1       | 00            | 1000  | dfff | ffff | Z        | 1,2   |
| MOVWF                                  | f    | Move W to f                  | 1       | 00            | 0000  | lfff | ffff |          |       |
| NOP                                    | -    | No Operation                 | 1       | 00            | 0000  | 0xx0 | 0000 |          |       |
| RLF                                    | f, d | Rotate Left f through Carry  | 1       | 00            | 1101  | dfff | ffff | С        | 1,2   |
| RRF                                    | f, d | Rotate Right f through Carry | 1       | 00            | 1100  | dfff | ffff | С        | 1,2   |
| SUBWF                                  | f, d | Subtract W from f            | 1       | 00            | 0010  | dfff | ffff | C,DC,Z   | 1,2   |
| SWAPF                                  | f, d | Swap nibbles in f            | 1       | 00            | 1110  | dfff | ffff |          | 1,2   |
| XORWF                                  | f, d | Exclusive OR W with f        | 1       | 00            | 0110  | dfff | ffff | Z        | 1,2   |
|                                        |      | BIT-ORIENTED FILE REGIST     | ER OPER | ATION         | IS    |      |      |          |       |
| BCF                                    | f, b | Bit Clear f                  | 1       | 01            | 00bb  | bfff | ffff |          | 1.2   |
| BSF                                    | f, b | Bit Set f                    | 1       | 01            | 01bb  | bfff | ffff |          | 1.2   |
| BTFSC                                  | f, b | Bit Test f. Skip if Clear    | 1 (2)   | 01            | 10bb  | bfff | ffff |          | 3     |
| BTFSS                                  | f, b | Bit Test f, Skip if Set      | 1 (2)   | 01            | 11bb  | bfff | ffff |          | 3     |
|                                        |      | LITERAL AND CONTROL          | OPERATI | ONS           |       |      |      |          | L     |
| ADDLW                                  | k    | Add literal and W            | 1       | 11            | 111x  | kkkk | kkkk | C.DC.Z   |       |
| ANDLW                                  | k    | AND literal with W           | 1       | 11            | 1001  | kkkk | kkkk | Z        |       |
| CALL                                   | k    | Call subroutine              | 2       | 10            | 0kkk  | kkkk | kkkk |          |       |
| CLRWDT                                 | -    | Clear Watchdog Timer         | 1       | 00            | 0000  | 0110 | 0100 | TO.PD    |       |
| GOTO                                   | k    | Go to address                | 2       | 10            | 1kkk  | kkkk | kkkk |          |       |
| IORLW                                  | k    | Inclusive OR literal with W  | 1       | 11            | 1000  | kkkk | kkkk | Z        |       |
| MOVIW                                  | k    | Move literal to W            | 1       | 11            | 0.0xx | kkkk | kkkk | _        |       |
| RETFIE                                 | -    | Return from interrupt        | 2       | 00            | 0000  | 0000 | 1001 |          |       |
| RETLW                                  | k    | Return with literal in W     | 2       | 11            | 01xx  | kkkk | kkkk |          |       |
| RETURN                                 | -    | Return from Subroutine       | 2       | 00            | 0000  | 0000 | 1000 |          |       |
| SLEEP                                  | -    | Go into standby mode         | 1       | 00            | 0000  | 0110 | 0011 | TO.PD    |       |
| SUBLW                                  | k    | Subtract W from literal      | 1       | 11            | 110x  | kkkk | kkkk | C.DC.Z   |       |
| XORLW                                  | k    | Exclusive OR literal with W  | 1       | 11            | 1010  | kkkk | kkkk | Z        |       |

<Good Luck>